@inproceedings{2951682ce2f6446487873e25e6ad057e,
title = "Evaluating alternative implementations for LDPC decoder check node function",
abstract = "Low Density Parity Checks (IDPC) are a method of error detection and correction that are able to achieve near Shannon-limit channel communication. LDPC decoders involve a series of computations between two units, the check node and the bit node. In this paper we propose the use of an approximation unit to perform the check node operation. Additionally, we propose a ROM based look-up table (LUT) as a function approximation technique, to be used with an LDPC decoder. The paper shows that a ROM based LUT achieves better performance than using a piecewise linear approximation method to approximate the LDPC computation function. Furthermore, this paper shows that the ROM LUT method can gradually take over as the selected function approximation technique for computationally intensive demanding VLSI designs as the technology shifts to the nanometer era.",
author = "T. Theocharides and G. Link and E. Swankoski and N. Vijaykrishnan and Irwin, {M. J.} and H. Schmit",
year = "2004",
doi = "10.1109/ISVLSI.2004.1339511",
language = "English (US)",
isbn = "0769520979",
series = "Proceedings - IEEE Computer Society Annual Symposium on VLSI: Emerging Trends in VLSI Systems Design",
pages = "77--82",
editor = "A. Smailagic and M. Bayoumi",
booktitle = "Proceedings - IEEE Computer Society Annual Symposium on VLSI",
note = "Proceedings - IEEE Computer Society Annual Symposium on VLSI: Emerging Trends in VLSI Systems Design ; Conference date: 19-02-2004 Through 20-02-2004",
}