@inproceedings{581f4aa626de412eb5d604daaf99a131,
title = "Geometric tiling for reducing power consumption in structured matrix operations",
abstract = "This work focuses on reducing power consumption while maintaining the efficiency and accuracy of matrix computations using both algorithmic and architectural means. We transform the algorithms, in adaptation to application specifics, to translate the matrix structures into power saving potential via geometric riling. Instead of using blind tiling, we index and partition matrix elements according to the underlying geometry to claim a better estimate and control of numerical range within and across geometric tiles, which can then be exploited for power saving.",
author = "G. Chen and L. Xue and J. Kim and K. Sobti and L. Deng and X. Sun and N. Pitsianis and C. Chakrabarti and M. Kandemir and N. Vijaykrishnan",
year = "2006",
month = jan,
day = "1",
doi = "10.1109/SOCC.2006.283861",
language = "English (US)",
isbn = "0780397819",
series = "2006 IEEE International Systems-on-Chip Conference, SOC",
publisher = "Institute of Electrical and Electronics Engineers Inc.",
pages = "113--114",
booktitle = "2006 IEEE International Systems-on-Chip Conference, SOC",
address = "United States",
note = "2006 IEEE International Systems-on-Chip Conference, SOC ; Conference date: 24-09-2006 Through 27-09-2006",
}